



# 正基科技股份有限公司 SPECIFICATION

| SPEC. NO. : |             | REV: 1.0 |
|-------------|-------------|----------|
| DATE:       | 12. 25.2014 |          |
| PRODUCT     | NAME:       | AP6452   |

|      | APPROVED | CHECKED | PREPARED | DCC ISSUE |
|------|----------|---------|----------|-----------|
| NAME |          |         |          |           |



# **AMPAK**

AP6452

WiFi+BT4.0+GPS SIP ModuleSpec Sheet



# **Revision History**

| Date       | Revision Content | Revised By | Version |
|------------|------------------|------------|---------|
| 2014/12/25 | - Preliminary    | Brian      | 1.0     |
|            |                  |            |         |
|            |                  | 1.0        | ks      |
|            |                  |            | 9       |
|            | Δ                | ///        | M       |





# Contents

| Co  | ontents                                  | 2  |
|-----|------------------------------------------|----|
| 1.  | Introduction                             | 3  |
| 2.  | Features                                 | 4  |
| 3.  | Deliverables                             | 5  |
|     | 3.1 Deliverables                         |    |
|     | 3.2 Regulatory certifications            |    |
| 4.  |                                          |    |
|     | 4.1 General Specification                |    |
|     | 4.2 Voltages                             |    |
|     | 4.2.1 Absolute Maximum Ratings           |    |
|     | 4.2.2 Recommended Operating Rating       |    |
| 5.  | WiFi RF Specification                    | 7  |
|     | 5.1 2.4GHz RF Specification              | 7  |
| 6.  | Bluetooth Specification                  | 9  |
|     | 6.1 Bluetooth Specification              | 9  |
| 7.  | GPS Specification                        |    |
|     | 7.1 GPS Specification                    |    |
| 8.  | Pin Assignments                          |    |
|     | 8.1 Pin Outline                          |    |
|     | 8.2 Pin Definition                       |    |
| 9.  | Dimensions                               |    |
|     | 9.1 Physical Dimensions                  |    |
|     | 9.2 Layout Recommendation                |    |
| 10  | .External clock reference                |    |
|     | 10.1 SDIO Pin Description                |    |
| 11. | . Host Interface Timing Diagram          |    |
|     | 11.1 Power-up Sequence Timing Diagram    |    |
|     | 11.2 SDIO Default Mode Timing Diagram    |    |
|     | 11.3 SDIO High Speed Mode Timing Diagram |    |
|     | .Recommended Reflow Profile              |    |
| 13  | . Package Information                    |    |
|     | 13.1Label                                |    |
|     | 13.2Dimension                            |    |
|     | 13.3 MSL Level / Storage Condition       | 24 |



## 1. Introduction

AMPAK Technology would like to announce a low-cost and low-power consumption module which has all of the WiFi, Bluetooth, and GPS functionalities. The highly integrated tiny module makes the possibilities of web browsing, VoIP, Bluetooth headsets, and portable navigation applications. With seamless roaming capabilities and advanced security, also could interact with different vendors' 802.11b/g/n Access Points in the wireless LAN.

The module complies with IEEE 802.11 b/g/n standard and it could achieve up to a speed of 72.2Mbps with single stream in 802.11n draft, 54Mbps as specified in 802.11g, or 11Mbps for 802.11b to connect to the wireless LAN. The integrated module provides SDIO interface for WiFi, UART / PCM / Audio interface for Bluetooth and GPS.

The module introduces dual-constellation support for both GPS and GLONASS with the same receiver chain. The GPS core host-based in the module splits processing functions between the GPS device and the CPU on the host system.

This compact module is a total solution for a combination of WiFi + BT + GPS technologies. The module is specifically developed for Tablet, Smart phones and Portable devices.



## 2. Features

- 802.11b/g/n single-band radio
- Bluetooth V4.0 with integrated Class 1.5 PA and Low Energy (BLE) support
- Concurrent Bluetooth, and WLAN operation
- Simultaneous BT/WLAN receive with single antenna
- WLAN host interface options:
  - SDIO v2.0x up to 50 MHz clock rate
- BT host digital interface:
  - UART (up to 4 Mbps)
- GPS able to track up to 12 satellites.
- IEEE Co-existence technologies are integrated die solution
- SECI serial enhanced coexistence support, ability to coordinate BT SCO transmissions around WLAN receives

A simplified block diagram of the module is depicted in the figure below.





## 3. Deliverables

#### 3.1 Deliverables

The following products and software will be part of the product.

- Module with packaging
- Evaluation Kits
- Software utility for integration, performance test.
- Product Datasheet.
- Agency certified pre-tested report with the adapter board.

### 3.2 Regulatory certifications

The product delivery is a pre-tested module, without the module level certification. For module approval, the platform's antennas are required for the certification.



# 4. General Specification

### 4.1 General Specification

| Model Name            | AP6452                                       |  |
|-----------------------|----------------------------------------------|--|
| Product Description   | Support WiFi/Bluetooth/ GPS functionalities  |  |
| Dimension             | L x W x H: 12.0 x 12.0 x 1.5 (typical)mm     |  |
| WiFi Interface        | SDIOV2.0                                     |  |
| BT/GPS Interface      | UART1/ PCM / UART2                           |  |
| Operating temperature | -30 ℃ to 85 ℃                                |  |
| Storage temperature   | -40 ℃ to 85 ℃                                |  |
| Humidity              | Operating Humidity 10% to 95% Non-Condensing |  |

### 4.2 Voltages

#### 4.2.1 Absolute Maximum Ratings

| Symbol | Description                    |  | Max. | Unit |
|--------|--------------------------------|--|------|------|
| VBAT   | Input supply Voltage           |  | 6    | V    |
| VDDIO  | Voltage source for I/O Voltage |  | 3.6  | V    |

### 4.2.2 Recommended Operating Rating

The module requires two power supplies: VBAT and VDDIO

|                       | Min. | Тур. | Max. | Unit  |
|-----------------------|------|------|------|-------|
| Operating Temperature | -30  | 25   | 85   | deg.C |
| VBAT                  | 3.0  | 3.6  | 4.8  | V     |
| VDDIO                 | 1.7  | 3.3  | 3.6  | V     |



# 5. WiFi RF Specification

## 5.1 2.4GHz RF Specification

| Feature                   | Description                                      |  |  |
|---------------------------|--------------------------------------------------|--|--|
| WLAN Standard             | IEEE 802.11b/g/n, WiFi compliant                 |  |  |
| FrequencyRange            | 2.400 GHz ~ 2.497 GHz (2.4 GHz ISM Band)         |  |  |
| Number of Channels        | 2.4GHz: Ch1 ~ Ch14                               |  |  |
| Maril India               | 802.11b : DQPSK, DBPSK, CCK                      |  |  |
| Modulation                | 802.11 g/n : OFDM /64-QAM,16-QAM, QPSK, BPSK     |  |  |
|                           | 802.11b /11Mbps : 16dBm ± 1.5 dB @ EVM ≤ -9dB    |  |  |
| Output Power              | 802.11g /54Mbps : 15 dBm ± 1.5 dB @ EVM ≤ -25dB  |  |  |
|                           | 802.11n/65Mbps : 14 dBm ± 1.5 dB @ EVM ≤ -28dB   |  |  |
| - 4                       | - MCS=0 PER @ -85 dBm, typical                   |  |  |
| A 7                       | - MCS=1 PER @ -84 dBm, typical                   |  |  |
| D 1 0 11 11               | - MCS=2 PER @ -82 dBm, typical                   |  |  |
| Receive Sensitivity       | - MCS=3 PER @ -80 dBm, typical                   |  |  |
| (11n,20MHz)               | - MCS=4 PER @ -77 dBm, typical                   |  |  |
| @10% PER                  | - MCS=5 PER @ -73dBm, typical                    |  |  |
| Lar A                     | - MCS=6 PER @ -71dBm, typical                    |  |  |
| 100                       | - MCS=7 PER @ -69dBm, typical                    |  |  |
| W.                        | - 6Mbps PER @ -86 dBm, typical                   |  |  |
| V                         | - 9Mbps PER @ -85 dBm, typical                   |  |  |
|                           | - 12Mbps PER @ -85 dBm, typical                  |  |  |
| Receive Sensitivity (11g) | - 18Mbps PER @ -83 dBm, typical                  |  |  |
| @10% PER                  | - 24Mbps PER @ -81 dBm, typical                  |  |  |
|                           | - 36Mbps PER @ -78 dBm, typical                  |  |  |
| 4                         | - 48Mbps PER @ -73 dBm, typical                  |  |  |
|                           | - 54Mbps PER @ -72 dBm, typical                  |  |  |
|                           | - 1Mbps PER @ -90 dBm, typical                   |  |  |
| Receive Sensitivity (11b) | - 2Mbps PER @ -89 dBm, typical                   |  |  |
| @8% PER                   | - 5.5Mbps PER @ -88dBm, typical                  |  |  |
|                           | - 11Mbps PER @ -85dBm, typical                   |  |  |
| Data Rate                 | 802.11b : 1, 2, 5.5, 11Mbps                      |  |  |
| <u></u>                   | 802.11g: 6, 9, 12, 18, 24, 36, 48,54Mbps         |  |  |
| Data Rate                 | 802.11n: 6.5, 13, 19.5, 26, 39, 52, 58.5, 65Mbps |  |  |
| (20MHz ,Long GI,800ns)    |                                                  |  |  |





| Data Rate               | 802.11n : 7.2, 14.4, 21.7, 28.9, 43.3, 57.8, 65,72.2Mbps |
|-------------------------|----------------------------------------------------------|
| (20MHz ,short GI,400ns) |                                                          |
| Maximum Immut I aval    | 802.11b : -10 dBm                                        |
| Maximum Input Level     | 802.11g/n : -20 dBm                                      |
| Antenna Reference       | Small antennas with 0~2 dBi peak gain                    |





# 6. Bluetooth Specification

## 6.1 Bluetooth Specification

| Feature                                       | Description               |                                   |      |  |  |
|-----------------------------------------------|---------------------------|-----------------------------------|------|--|--|
| General Specification                         | - 4                       | 4                                 |      |  |  |
| Bluetooth Standard                            | BluetoothV4.0 d           | BluetoothV4.0 of 1, 2 and 3 Mbps. |      |  |  |
| Host Interface                                | UART                      |                                   | OF A |  |  |
| Antenna Reference                             | Small antennas            | with 0~2 dBi peak                 | gain |  |  |
| Frequency Band                                | 2402 MHz ~ 24             | 80 MHz                            |      |  |  |
| Number of Channels                            | 79 channels               | 00                                | ) ·  |  |  |
| Modulation                                    | FHSS, GFSK, D             | DPSK, DQPSK                       |      |  |  |
| RF Specification                              | /                         | 0.7                               |      |  |  |
|                                               | Min.                      | Typical.                          | Max. |  |  |
| Output Power (Class 1.5)                      | · (1)                     | 10                                |      |  |  |
| Output Power (Class 2)                        | 6.40                      | 2                                 |      |  |  |
| Sensitivity @ BER=0.1% for GFSK (1Mbps)       | 1/1                       | -86                               |      |  |  |
| Sensitivity @ BER=0.01% for π/4-DQPSK (2Mbps) | 1                         | -86                               |      |  |  |
| Sensitivity @ BER=0.01% for 8DPSK (3Mbps)     |                           | -80                               |      |  |  |
|                                               | GFSK (1Mbps):             | -20dBm                            |      |  |  |
| Maximum Input Level                           | π/4-DQPSK (2Mbps) :-20dBm |                                   |      |  |  |
|                                               | 8DPSK (3Mbps) :-20dBm     |                                   |      |  |  |



# 7. GPS Specification

## 7.1 GPS Specification

| Feature               | Description                                             |     |     |     |      |
|-----------------------|---------------------------------------------------------|-----|-----|-----|------|
| General Specification | 4                                                       |     | - 4 |     |      |
| Frequency Band        | 1575.42 MHz                                             |     |     |     |      |
| Host Interface        | HCI UART                                                | - 1 | 6   | 74  | 23   |
| Number of Channels    | 12 Channels                                             | A.X | 0.0 | 3   |      |
| Antenna Gain          | 1.5~5 dBi                                               |     |     |     |      |
| Sensitivity           | Cold Start -140dBm, Hot Start -150dBm, Tracking -155dBm |     |     |     |      |
| Characteristics       | Condition                                               | Min | TYP | MAX | UNIT |
| C/N                   | w/o LNA @ -130 dBm                                      | 35  |     |     |      |
| Autonomous Cold Start | Average TTFF@ -130 dBm                                  |     |     | 50  | S    |
| Autonomous Warm Start | rt Average TTFF@ -130 dBm 45                            |     | 45  | S   |      |
| Autonomous Hot Start  | Average TTFF@ -130 dBm 3                                |     | 3   | S   |      |



# 8. Pin Assignments

#### 8.1 Pin Outline





### 8.2 Pin Definition

| NO | Name         | Туре | Description                      |
|----|--------------|------|----------------------------------|
| 1  | GND          | -    | Ground connections               |
| 2  | WL_BT_ANT    | I/O  | RF I/O port                      |
| 3  | GND          | _    | Ground connections               |
| 4  | GPIO4        | I/O  | GPIO                             |
| 5  | GPIO3        | I/O  | GPIO                             |
| 6  | BT_WAKE      | I    | HOST wake-up Bluetooth device    |
| 7  | BT_HOST_WAKE | 0    | Bluetooth device to wake-up HOST |
| 8  | GPS_REG_ON   | ı    | GPS enable/disable pin           |
| 9  | VBAT         | Р    | Main power voltage source input  |
| 10 | GPIO2        | I/O  | GPIO                             |
| 11 | GPIO1        | I/O  | GPIO                             |
| 12 | WL_REG_ON    | I    | WiFi enable/disable pin          |
| 13 | WL_HOST_WAKE | 0    | WLAN to wake-up HOST             |
| 14 | SDIO_D2      | I/O  | SDIO data line 2                 |





| 15 | SDIO_D3      | I/O | SDIO data line 3                               |  |  |
|----|--------------|-----|------------------------------------------------|--|--|
| 16 | SDIO_CMD     | I/O | SDIO command line                              |  |  |
| 17 | SDIO_CLK     | I/O | SDIO CLK line                                  |  |  |
| 18 | SDIO_D0      | I/O | SDIO data line 0                               |  |  |
| 19 | SDIO_D1      | I/O | SDIO data line 1                               |  |  |
| 20 | GND          | _   | Ground connections                             |  |  |
| 21 | VIN_LDO_OUT  | Р   | Internal Buck voltage generation pin           |  |  |
| 22 | VDDIO        | Р   | I/O Voltage support 1.8V or 3.3V               |  |  |
| 23 | VIN_LDO      | Р   | Internal Buck voltage generation pin           |  |  |
| 24 | LPO          | 1_  | External Low Power Clock input (32.768KHz)     |  |  |
| 25 | PCM_OUT      | 0   | PCM Data output                                |  |  |
| 26 | PCM_CLK      | I/O | PCM Clock                                      |  |  |
| 27 | PCM_IN       | 1   | PCM data input                                 |  |  |
| 28 | PCM_SYNC     | I/O | PCM sync signal                                |  |  |
| 29 | VDD_TCXO     | 0   | 1.8V/3.3V supply for the external TCXO voltage |  |  |
| 30 | TCXO_IN      | I   | 26MHz TCXO input                               |  |  |
| 31 | GND          | V-  | Ground connections                             |  |  |
| 32 | GPS_RF       | I   | GPS RF input antenna port                      |  |  |
| 33 | GND          | - 0 | Ground connections                             |  |  |
| 34 | BT_RST_N     | 10  | Low asserting reset for Bluetooth core         |  |  |
| 35 | LNA_EN       | 0   | Enable output for external LNA                 |  |  |
| 36 | GND          | _9, | Ground connections                             |  |  |
| 37 | GPS_UART_RTS | 0   | GPS UART interface                             |  |  |
| 38 | GPS_UART_TXD | 0   | GPS UART interface                             |  |  |
| 39 | GPS_UART_RXD | W.  | GPS UART interface                             |  |  |
| 40 | GPS_UART_CTS | 1   | GPS UART interface                             |  |  |
| 41 | BT_UART_RTS  | 0   | Bluetooth UART interface                       |  |  |
| 42 | BT_UART_TXD  | 0   | Bluetooth UART interface                       |  |  |
| 43 | BT_UART_RXD  | I   | Bluetooth UART interface                       |  |  |
| 44 | BT_UART_CTS  | I   | Bluetooth UART interface                       |  |  |
| 45 | NC           | _   | Floating (Don't connected to ground)           |  |  |
| 46 | NC           | _   | Floating (Don't connected to ground)           |  |  |
| 47 | NC           | _   | Floating (Don't connected to ground)           |  |  |



## 9. Dimensions

## 9.1 Physical Dimensions





## 9.2 Layout Recommendation

(Unit: mm)

#### <TOP VIEW >





## 10. External clock reference

#### External LPO signal characteristics

| Parameter                                    | Specification | Units   |  |
|----------------------------------------------|---------------|---------|--|
| Nominal input frequency                      | 32.768        | kHz     |  |
| Frequency accuracy                           | ±30           | ppm     |  |
| Duty cycle                                   | 30 - 70       | %       |  |
| Input signal amplitude                       | 400 to 1800   | mV, p-p |  |
| Signal type                                  | Square-wave   | - W     |  |
| Input impodence                              | >100k         | Ω       |  |
| Input impedance                              | <5            | pF      |  |
| Clock jitter (integrated over 300Hz - 15KHz) | <1            | Hz      |  |
| Output high voltage                          | 0.7Vio - Vio  | V       |  |

#### External TCXO signal characteristics

| Parameter                              | Specification | Units    |
|----------------------------------------|---------------|----------|
| Nominal input frequency                | 26            | MHz      |
| Signal type                            | Sine-wave     | -        |
| Input Voltage Swing                    | 400-1900      | mVp-p    |
| Input Voltage                          | 0-1800        | mV       |
| Input capacitance                      | 6(max)        | pF       |
| Input Low                              | 0-0.1VDD      | V        |
| Input High                             | 0.9VDD-VDD    | V        |
| Duty cycle                             | 40 - 60       | %        |
| Frequency Tolerance(initial accuracy)  | ± 2           | ppm      |
| Frequency Stability                    | ±0.5          | ppm      |
| Aging                                  | ±1            | Ppm/year |
| Phase Noise(26Mhz@1KHz carrier offset) | -130(max)     | dBc/Hz   |

### 10.1 SDIO Pin Description

The module supports SDIO version 2.0 for 4-bit modes It has the ability to stop the SDIO clock and map the interrupt signal into a GPIO pin. This 'out-of-band' interrupt signal notifies the host when the WLAN device wants to turn on the SDIO interface. The ability to force the control of the gated clocks from within the WLAN chip is also provided.



- Function 0 Standard SDIO function (Max BlockSize / ByteCount = 32B)
- \*\* Function1 Backplane Function to access the internal System On Chip (SOC) address space(Max BlockSize / ByteCount = 64B)
- Function 2 WLAN Function for efficient WLAN packet transfer through DMA (Max BlockSize/ByteCount=512B)

\*

#### SDIO Pin Description

| SDIO 4-Bit Mode   |                          |  |  |  |
|-------------------|--------------------------|--|--|--|
| DATA0 Data Line 0 |                          |  |  |  |
| DATA1             | Data Line 1 or Interrupt |  |  |  |
| DATA2             | Data Line 2 or Read Wait |  |  |  |
| DATA3             | Data Line 3              |  |  |  |
| CLK               | Clock                    |  |  |  |
| CMD               | Command Line             |  |  |  |

# 11. Host Interface Timing Diagram

### 11.1 Power-up Sequence Timing Diagram

The module has two signals that allow the host to control power consumption by enabling or disabling the Bluetooth, WLAN and internal regulator blocks. These signals are described below.

Additionally, diagrams are provided to indicate proper sequencing of the signals for carious operating states. The timing value indicated are minimum required values: longer delays are also acceptable.

Note that the WL REG ON and BT RST ON are in the module. The diagrams show both signals going high at the same time (as would be the case if both REG signals were controlled by a single host GPIO). If two independent host GPIOs are used (on for WL REG ON and one for BT REG ON), then only one of the two signals needs to be high to enable the internal regulators.

- \* WL REG ON: Used by the PMU to power up the WLAN section. It is input to control the internal WLAN regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low the WLAN section is in reset.
- \* BT RST ON: Used by the PMU to power up the internal Bluetooth regulators. If the BT RST ON pins are low, the regulators are disabled.





WLAN=ON, Bluetooth=ON



WLAN=OFF, Bluetooth=OFF



WLAN=ON, Bluetooth=OFF





WLAN=OFF, Bluetooth=ON

## 11.2 SDIO Default Mode Timing Diagram



| Parameter                                  | Symbol      | Minimum      | Typical          | Maximum | Unit |
|--------------------------------------------|-------------|--------------|------------------|---------|------|
| SDIO CLK (All values are refferred to mini | mum VIH and | d maximum VI | L <sup>b</sup> ) |         |      |
| Frequency-Data Transfer mode               | fPP         | 0            | -                | 25      | MHz  |
| Frequency-Identification mode              | fOD         | 0            | -                | 400     | kHz  |
| Clock low time                             | tWL         | 10           | -                | -       | ns   |
| Clock high time                            | tWH         | 10           | -                | -       | ns   |
| Clock rise time                            | tTLH        | -            | -                | 10      | ns   |
| Clock low time                             | tTHL        | -            | -                | 10      | ns   |
| Inputs: CMD, DAT (referenced to CLK)       |             |              |                  |         |      |
| Input setup time                           | tISU        | 5            | -                | -       | ns   |
| Input hold time                            | tIH         | 5            | -                | -       | ns   |
| Outputs: CMD, DAT (referenced to CLK)      |             |              |                  |         |      |
| Output delay time - Data Transfer mode     | tODLY       | 0            | -                | 14      | ns   |
| Output delay time - Identification mode    | tODLY       | 0            | -                | 50      | ns   |

a. Timing is based on CL ≤ 40pF load on CMD and Data.

b. min(Vih) = 0.7 x VDDIO and max(ViI) = 0.2 x VDDIO.



## 11.3 SDIO High Speed Mode Timing Diagram



| Parameter                                  | Symbol      | Minimum      | Typical           | Maximum | Unit |
|--------------------------------------------|-------------|--------------|-------------------|---------|------|
| SDIO CLK (All values are refferred to mini | imum VIH an | d maximum VI | IL <sup>b</sup> ) |         |      |
| Frequency-Data Transfer mode               | fPP         | 0            | -                 | 50      | MHz  |
| Frequency-Identification mode              | fOD         | 0            | -                 | 400     | kHz  |
| Clock low time                             | tWL         | 7            | -                 | -       | ns   |
| Clock high time                            | tWH         | 7            | -                 | -       | ns   |
| Clock rise time                            | tTLH        | -            | -                 | 3       | ns   |
| Clock low time                             | tTHL        | -            | -                 | 3       | ns   |
| Inputs: CMD, DAT (referenced to CLK)       |             |              |                   |         |      |
| Input setup time                           | tISU        | 6            | -                 | -       | ns   |
| Input hold time                            | tIH         | 2            | -                 | -       | ns   |
| Outputs: CMD, DAT (referenced to CLK)      |             |              |                   |         |      |
| Output delay time - Data Transfer mode     | tODLY       | -            | -                 | 14      | ns   |
| Output hold time                           | tOH         | 2.5          | -                 | -       | ns   |
| Total system capacitance (each line)       | CL          | -            | -                 | 40      | pF   |

a. Timing is based on CL ≤ 40pF load on CMD and Data.

b. min(Vih) = 0.7 x VDDIO and max(ViI) = 0.2 x VDDIO.



## 12. Recommended Reflow Profile

Referred to IPC/JEDEC standard.

Peak Temperature: <250 ℃ Number of Times : ≤2 times







## 13. Package Information

#### 13.1Label

Label A→ Anti-static and humidity notice



#### Label B→ MSL caution / Storage Condition

| (  | Caution This bag contains MOISTURE-SENSITIVE DEVICES Hablank, see adjacent                                                         |
|----|------------------------------------------------------------------------------------------------------------------------------------|
| 1. | Calculated shelf life in sealed bag: 12 months at <40°C and <90% relative humidity (RH)                                            |
| 2. | Peak package body temperature:°C                                                                                                   |
| 3. | After bag is opened, devices that will be subjected to reflow solder or other high temperature process must be                     |
|    | a) Mounted within: hours of factory conditions  significant bar code label  significant bar code label  significant bar code label |
|    | b) Stored per J-STD-033                                                                                                            |
| 4. | Devices require bake, before mounting, if:                                                                                         |
|    | a) Humidity Indicator Card reads >10% for level 2a - 5a devices or >60% for level 2 devices when read at 23 $\pm$ 5°C              |
|    | b) 3a or 3b are not met                                                                                                            |
| 5. | If baking is required, refer to IPC/JEDEC J-STD-033 for bake procedure                                                             |
| Ba | ag Seal Date:                                                                                                                      |
|    | Note: Level and body temperature defined by IPC/JEDEC J-STD-020                                                                    |

#### Label C→ Inner box label.

PKG S/N: Model: P/N: 99P-W01-0048R Qty: Date Code : 

#### Label D→ Carton box label.





#### 13.2Dimension



- 1. 10 sprocket hole pitch cumulative tolerance  $\pm 0.20$ .
- 2. Carrier camber is within 1 mm in 250 mm.
- 3. Material: Black Conductive Polystyrene Alloy.
- 4. All dimensions meet EIA-481-D requirements.
- 5. Thickness: 0.30±0.05mm.
- 6. Packing length per 22" reel: 98.5 Meters.(1:3)
- 7. Component load per 13" reel: 1500 pcs.









## 13.3 MSL Level / Storage Condition

| Caution This bag contains MOISTURE-SENSITIVE DEVICES  Do not open except under controlled conditions                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. Calculated shelf life in sealed bag: 12 months at< 40℃ and < 90% relative humidity(RH)  225℃ 240℃ 250℃ 260℃                                                                                                                                           |
| 2. Peak package body temperature:                                                                                                                                                                                                                        |
| <ol> <li>After bag is opened, devices that will be subjected to reflow solder or other high temperature process must</li> <li>a) Mounted within: 48 hours of factory conditions</li> <li>&lt;30°C/60% RH, OR</li> <li>b) Stored at &lt;10% RH</li> </ol> |
| <ol> <li>Devices require bake, before mounting, if:         <ul> <li>a)Humidity Indicator Card is&gt;10%when read at 23±5℃</li> <li>b)3a or 3b not met</li> </ul> </li> </ol>                                                                            |
| 5. If baking is required, devices may be baked for 24 hours at 125±5℃                                                                                                                                                                                    |
| Note: If device containers cannot be subjected to high temperature or shorter bake times are desired, reference IPC/JEDEC J-STD-033 for bake procedure                                                                                                   |
| Bag Seal Date: See-SEAL DATELABEL                                                                                                                                                                                                                        |
| Note:Level and body temperature defined by IPC/JEDED J-STD-020                                                                                                                                                                                           |

**※NOTE**: Accumulated baking time should not exceed 96hrs